High efficiency low-voltage power amplifier design by second-harmonic manipulation

Author(s):  
Paolo Colantonio ◽  
Franco Giannini ◽  
Giorgio Leuzzi ◽  
Ernesto Limiti
2005 ◽  
Vol 15 (5) ◽  
pp. 453-468 ◽  
Author(s):  
Paolo Colantonio ◽  
José Angel García ◽  
Franco Giannini ◽  
Carmen Gómez ◽  
Nuno Borges Carvalho ◽  
...  

Author(s):  
Valeria Vadala ◽  
Antonio Raffo ◽  
Gustavo Avolio ◽  
Mauro Marchetti ◽  
Dominique M.M.-P Schreurs ◽  
...  

Electronics ◽  
2019 ◽  
Vol 8 (1) ◽  
pp. 69 ◽  
Author(s):  
Taufiq Alif Kurniawan ◽  
Toshihiko Yoshimasu

This paper presents a 2.5-GHz low-voltage, high-efficiency CMOS power amplifier (PA) IC in 0.18-µm CMOS technology. The combination of a dual-switching transistor (DST) and a third harmonic tuning technique is proposed. The DST effectively improves the gain at the saturation power region when the additional gain extension of the secondary switching transistor compensates for the gain compression of the primary one. To achieve high-efficiency performance, the third harmonic tuning circuit is connected in parallel to the output load. Therefore, the flattened drain current and voltage waveforms are generated, which in turn reduce the overlapping and the dc power consumption significantly. In addition, a 0.5-V back-gate voltage is applied to the primary switching transistor to realize the low-voltage operation. At 1 V of supply voltage, the proposed PA has achieved a power added efficiency (PAE) of 34.5% and a saturated output power of 10.1 dBm.


Sign in / Sign up

Export Citation Format

Share Document